DocumentCode :
1436534
Title :
Power Delivery Design for 3-D ICs Using Different Through-Silicon Via (TSV) Technologies
Author :
Khan, Nauman H. ; Alam, Syed M. ; Hassoun, Soha
Author_Institution :
Comput. Sci. Dept., Tufts Univ., Medford, MA, USA
Volume :
19
Issue :
4
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
647
Lastpage :
658
Abstract :
3-D integrated circuits promise high bandwidth, low latency, low device power, and a small form factor. Increased device density and asymmetrical packaging, however, renders the design of 3-D power delivery a challenge. We investigate in this paper various methods to improve 3-D power delivery. We analyze the impact of through-silicon via (TSV) size and spacing, of controlled collapse chip connection (C4) spacing, and of dedicated power delivery TSVs. In addition to considering typical cylindrical or square metal-filled TSVs (core TSVs), we also investigate using coaxial TSVs for power delivery resulting in reduced routing blockages and added coupling capacitance. Our 3-D evaluation system is composed of a quad-core chip multiprocessor, a memory die, and an accelerator engine, and it is evaluated using representative SPEC benchmark traces. This is the first detailed architectural-level analysis for 3-D power delivery. Our findings provide clear guidelines for 3-D power delivery design. More importantly, we show that it is possible to achieve 2-D-like, or even better, power quality by increasing C4 granularity and by selecting suitable TSV size and spacing.
Keywords :
integrated circuit design; integrated circuit packaging; low-power electronics; three-dimensional integrated circuits; 3D IC; 3D evaluation system; 3D integrated circuits; 3D power delivery design; accelerator engine; architectural-level analysis; asymmetrical packaging; coaxial TSV; controlled collapse chip connection spacing; coupling capacitance; low power device; memory die; metal-filled TSV; power quality; quad-core chip multiprocessor; through-silicon via technology; 3-D integrated circuit (IC); 3-D integration; TSV; coaxial through-silicon via (TSV); power delivery; power grid;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2038165
Filename :
5428771
Link To Document :
بازگشت