Title :
Chip-Package Hierarchical Power Distribution Network Modeling and Analysis Based on a Segmentation Method
Author :
Kim, Jaemin ; Lee, Woojin ; Shim, Yujeong ; Shim, Jongjoo ; Kim, Kiyeong ; Pak, Jun So ; Kim, Joungho
Author_Institution :
Terahertz Interconnection & Package Lab., KAIST, Daejeon, South Korea
Abstract :
In this paper, a new modeling method for estimating the impedance properties in a chip-package hierarchical power distribution network (PDN) is proposed. The key ideas of the proposed modeling method are to decompose the chip-package hierarchical PDN into several structures, independently calculate the decomposed structures, and extract the whole structure´s impedance by using a segmentation method. For the impedance calculations of the independently decomposed structures, a new method based on proposed analytic expressions is introduced for a chip level PDN, a resonant cavity model is used for a package level PDN, and equivalent circuit models are used for interconnections. The proposed method has been successfully verified by comparisons with measurements using a fabricated test vehicle in the frequency domain range up to 20 GHz, and it shows improved accuracy as well as computational superiority compared to EM simulations. Finally, the impedance properties in a chip-package hierarchical PDN are thoroughly investigated and analyzed.
Keywords :
electric impedance; equivalent circuits; integrated circuit design; integrated circuit interconnections; integrated circuit packaging; network analysis; power distribution; IC interconnections; chip package hierarchical power distribution network modeling; equivalent circuit; impedance calculations; impedance property; segmentation method; Chip-package hierarchical power distribution network (PDN); PDN impedance; segmentation method; simultaneous switching noise (SSN);
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2010.2043673