Title :
Heterogeneous architecture models for interconnect-motivated system design
Author :
Chai, Sek Meng ; Taha, Tarek M. ; Wills, D. Scott ; Meindl, James D.
Author_Institution :
Dept. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
On-chip interconnect demand is becoming the dominant factor in modern processor performance and must be estimated early in the design process. This paper presents a set of heterogeneous architectural models that combines architecture description and Rent´s rule-based wiring models. These architecture models allow flexible heterogeneous system specifications, enabling investigations of prospective designs in different technology scenarios. Comparisons against actual data demonstrate the models´ effectiveness for architecture explorations with highly accurate estimations of local and global wiring demand, as well as chip area and cycle time. Simulation of two candidate system designs reveal trends in interconnect delay with increasing architectural complexity, and confirm the need for high computational locality and short global wires for future architectures.
Keywords :
VLSI; circuit layout CAD; delays; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; wiring; Rent´s rule-based wiring models; VLSI; architectural complexity; architecture description; chip area; computational locality; cycle time; global wiring demand; heterogeneous architectural models; heterogeneous architecture models; interconnect delay; interconnect-motivated system design; local wiring demand; on-chip interconnect demand; short global wires; Clocks; Computational modeling; Computer architecture; Delay; Frequency; Power system interconnection; Power system modeling; Predictive models; Wire; Wiring;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on