Title :
Test Pattern Generation of Relaxed
-Detect Test Sets
Author :
Neophytou, Stelios N. ; Michael, Maria K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Nicosia, Nicosia, Cyprus
fDate :
3/1/2012 12:00:00 AM
Abstract :
While defect oriented testing in digital circuits is a hard process, detecting a modeled fault more than one time has been shown to result in high defect coverage. Previous work shows that such test sets, known as multiple detect or n-detect test sets, are of increased quality for a number of common defects in deep sub-micrometer technologies. Method for multiple detect test generation usually produce fully specified test patterns. This limits their usage in a number of important applications such as low power test and test compression. This work proposes a systematic methodology for identifying a large number of bits that can be unspecified in a multiple detect (n-detect) test set, while preserving the original fault coverage. The experimental results demonstrate that the number of specified bits in, even compact, n-detect test sets can be significantly reduced without any impact on the n-detect property. Additionally, in many cases, the size of the test set is reduced.
Keywords :
automatic test pattern generation; digital circuits; low-power electronics; defect oriented testing; digital circuits; low power test; multiple detect test generation; multiple detect test set; relaxed n-detect test sets; test compression; test pattern generation; Circuit faults; Fault detection; Integrated circuit modeling; Test pattern generators; Very large scale integration; Automatic test pattern generation (ATPG); digital circuit testing (DCT);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2010.2102056