DocumentCode :
1439598
Title :
P-P-N Based 10T SRAM Cell for Low-Leakage and Resilient Subthreshold Operation
Author :
Lo, Cheng-Hung ; Huang, Shi-Yu
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
46
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
695
Lastpage :
704
Abstract :
SRAM has been under its renovation stage recently, aiming to withstand the ever-increasing process variation as well as to support ultra-low-power applications using even subthreshold supply voltages. We present in this paper a novel P-P-N-based 10T SRAM cell, in which the latch is formed essentially by a cross-coupled P-P-N inverter pair. This type of cell can operate at a voltage as low as 285 mV while still demonstrating high resilience to process variation. Its noise margin has been elevated in not only the hold state, but also the read operations. As compared to previous 10T SRAM cells, our cell excels in particular in two aspects: 1) ultra-low cell leakage, and 2) high immunity to the data-dependent bitline leakage. The second merit makes it especially suitable for an SRAM macro with long bitlines - a property often desirable in order to achieve high density. We have fabricated and validated its performance through a 16 Kb SRAM test chip using the UMC 90 nm process technology.
Keywords :
SRAM chips; integrated circuit design; P-P-N-based 10T SRAM cell; bitline leakage; memory size 16 KByte; noise margin; process variation; resilient subthreshold operation; size 90 nm; voltage 285 mV; Inverters; Leakage current; Noise; Partial discharges; Random access memory; Sensors; Transistors; 10T cell; PPN; SRAM; bitline leakage; low-leakage; noise margin;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2102571
Filename :
5705518
Link To Document :
بازگشت