DocumentCode :
1440011
Title :
A high-speed, low-power clock generator for a microprocessor application
Author :
Von Kaenel, Vincent R.
Author_Institution :
Compaq Comput. Corp., Palo Alto, CA, USA
Volume :
33
Issue :
11
fYear :
1998
fDate :
11/1/1998 12:00:00 AM
Firstpage :
1634
Lastpage :
1639
Abstract :
This paper discusses the design of the clock generator for the Alpha 21264. As the speed performances are of primary concern in the whole design, the clock-generator jitter and phase misalignment must be as low as possible in a very noisy environment. A dedicated on-chip voltage regulator based on a bandgap reference has been designed to reduce the effect of supply noise on the clock generator. To avoid a large voltage drop across the power-supply bond wires during the startup sequence, the core frequency can be increased by steps in one period of the core clock, with a limited frequency overshoot and no missing pulses. The circuit has been implemented in a CMOS 0.35 μm process. The voltage-controlled-oscillator frequency range is between 350 MHz and 2.8 GHz, with a peak-to-peak cycle-to-cycle jitter lower than 16 ps. While booting Unix on a system, the maximum phase misalignment is lower than ±100 ps
Keywords :
CMOS integrated circuits; clocks; jitter; microprocessor chips; mixed analogue-digital integrated circuits; phase locked loops; timing circuits; 0.35 micron; 350 MHz to 2.8 GHz; Alpha 21264; CMOS process; VCO frequency range; bandgap reference; clock-generator jitter; dedicated onchip voltage regulator; high-speed clock generator; low-power clock generator; microprocessor application; phase misalignment; supply noise; voltage-controlled-oscillator; Clocks; Frequency; Jitter; Microprocessors; Noise reduction; Phase noise; Photonic band gap; Regulators; Voltage; Working environment noise;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.726549
Filename :
726549
Link To Document :
بازگشت