DocumentCode :
1440868
Title :
Circuit Design for Bias Compatibility in Novel FinFET-Based Floating-Body RAM
Author :
Poliakov, Pavel ; Anchlia, A. ; Bardon, M. Garcia ; Rooseleer, B. ; De Wachter, B. ; Collaert, N. ; van der Zanden, K. ; Dehaene, W. ; Verkest, D. ; Corbalan, M. Miranda
Author_Institution :
Smart Syst. & Energy Technol. Unit, Interuniversity Microelectron. Center (IMEC), Leuven, Belgium
Volume :
57
Issue :
3
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
183
Lastpage :
187
Abstract :
Single-transistor floating-body RAM (FB-RAM) cells present a promising alternative for scalable high-density storage since both access and storage elements are implemented using a single FET-based device. Unlike embedded dynamic RAM (eDRAM) technology, the concept is fully scalable with decreasing technology nodes. However, to make the concept truly usable, special biasing conditions of the device need to be considered; hence, the peripheral elements must be designed accordingly. We propose an approach of FinFET-based cell and peripheral circuit to provide compatible bias conditions for efficient write-read and hold conditions. The periphery is based on the synchronized bit line and word line driver schemes capable of providing compatible voltages to the selected and unselected lines during the different operations. The full circuit has been validated, and the concept has been demonstrated by simulations using the silicon-proven model cards and design decks.
Keywords :
DRAM chips; MOSFET; FinFET-based floating-body RAM; bias compatibility; circuit design; embedded dynamic RAM; peripheral circuit; peripheral elements; single-transistor floating-body RAM; word line driver schemes; Bulk FinFET; capacitorless dynamic RAM (DRAM); floating-body RAM (FB-RAM); single-transistor cell memory;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2010.2041817
Filename :
5431014
Link To Document :
بازگشت