DocumentCode :
1444189
Title :
Area-Efficient Configurable High-Throughput Signal Detector Supporting Multiple MIMO Modes
Author :
Liu, Liang ; Löfgren, Johan ; Nilsson, Peter
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
Volume :
59
Issue :
9
fYear :
2012
Firstpage :
2085
Lastpage :
2096
Abstract :
This paper presents a low-complexity, high-throughput, and configurable multiple-input multiple-output (MIMO) signal detector design solution targeting the emerging Long-Term-Evolution-Advanced (LTE-A) downlink. The detector supports signal detection of multiple MIMO modes, which are spatial-multiplexing (SM), spatial-diversity (SD), and space-division-multiple-access (SDMA). Area-efficiency is achieved by algorithm and architecture co-design where low-complexity, near-maximum-likelihood (ML) detection algorithms are proposed for these three MIMO modes respectively while keeping in mind that the operations can be reused among different modes. A parallel multistage VLSI architecture is accordingly developed that achieves high detection throughput and run-time reconfigurability. To further improve the implementation efficiency, the detector also adopts an orthogonal-real-value-decomposition (ORVD) aided candidate-sharing technology for low-cost partial Euclidean distance calculation and a distributed interference cancelation scheme for a critical path delay reduction. The proposed multi-mode MIMO detector has been designed using a 65-nm CMOS technology with a core area of 0.25 mm2 (the equivalent gate-count is 88.2 K), representing a 22% less hardware-resource use than the state of art in the open literature. Operating at 1.2-V supply with 165-MHz clock, the detector achieves a 1.98 Gb/s throughput when configured to the 4 × 4 64-QAM spatial-multiplexing mode. The corresponding normalized energy consumption is 51.8 pJ per bit detection.
Keywords :
CMOS integrated circuits; Long Term Evolution; MIMO communication; VLSI; delays; interference suppression; maximum likelihood detection; radiofrequency interference; space division multiple access; space division multiplexing; CMOS technology; LTE-A downlink; Long-Term-Evolution-Advanced downlink; ORVD; SD; SDMA; SM mode; area-efficient configurable high-throughput signal detector; bit rate 1.98 Gbit/s; candidate-sharing technology; critical path delay reduction; distributed interference cancelation scheme; energy consumption; equivalent gate-count; frequency 165 MHz; low-cost partial Euclidean distance calculation; multiple MIMO mode; multiple-input multiple-output; near-ML detection algorithm; near-maximum-likelihood detection algorithm; orthogonal-real-value-decomposition; parallel multistage VLSI architecture; run-time reconfigurability; size 65 nm; space-division-multiple-access; spatial-diversity; spatial-multiplexing mode; voltage 1.2 V; Correlation; Detectors; Downlink; MIMO; Multiaccess communication; Signal detection; Vectors; Configurable; multiple-input multiple-output (MIMO); signal detector; space-division-multiple-access (SDMA); spatial-diversity (SD); spatial-multiplexing (SM); very-large scale integration (VLSI);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2185297
Filename :
6148313
Link To Document :
بازگشت