DocumentCode :
1444306
Title :
Accumulator Based 3-Weight Pattern Generation
Author :
Paschalis, Antonis ; Voyiatzis, Ioannis ; Gizopoulos, D.
Author_Institution :
Dept. of Inf. & Telecommun., Univ. of Athens, Athens, Greece
Volume :
20
Issue :
2
fYear :
2012
Firstpage :
357
Lastpage :
361
Abstract :
Weighted pseudorandom built-in self test (BIST) schemes have been utilized in order to drive down the number of vectors to achieve complete fault coverage in BIST applications. Weighted sets comprising three weights, namely 0, 1, and 0.5 have been successfully utilized so far for test pattern generation, since they result in both low testing time and low consumed power. In this paper an accumulator-based 3-weight test pattern generation scheme is presented; the proposed scheme generates set of patterns with weights 0, 0.5, and 1. Since accumulators are commonly found in current VLSI chips, this scheme can be efficiently utilized to drive down the hardware of BIST pattern generation, as well. Comparisons with previously presented schemes indicate that the proposed scheme compares favorably with respect to the required hardware.
Keywords :
VLSI; built-in self test; low-power electronics; VLSI chip; accumulator-based 3-weight test pattern generation scheme; fault coverage; weighted pseudorandom built-in self test scheme; weighted sets; Adders; Benchmark testing; Built-in self-test; Delay; Hardware; Logic gates; Very large scale integration; Built-in self test (BIST); VLSI testing; test per clock; weighted test pattern generation;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2102373
Filename :
5710025
Link To Document :
بازگشت