Title :
A timing-driven pseudoexhaustive testing for VLSI circuits
Author :
Chang, Shih-Chieh ; Rau, Jiann-Chyi
Author_Institution :
Dept. of Comput. Sci. & Inf., Nat. Chung-Cheng Univ., Chiayi, Taiwan
fDate :
1/1/2001 12:00:00 AM
Abstract :
Because of its ability to detect all nonredundant combinational faults, exhaustive testing, which applies all possible input combinations to a circuit, is an attractive test method. However, the test application time for exhaustive testing can be very large. To reduce the test time, pseudoexhaustive testing inserts some bypass storage cells (bscs) so that the dependency of each node is within some predetermined value. Though bsc insertion can reduce the test time, it may increase circuit delay, In this paper, our objective is to reduce the delay penalty of bsc insertion for pseudoexhaustive testing. We first propose a tight delay lower bound algorithm, which estimates the minimum circuit delay for each node after bsc insertion. By understanding how the lower bound algorithm loses optimality, ne can propose a bsc insertion heuristic that tries to insert bscs so that the final delay is as close to the lower bound as possible. Our experiments show that the results of our heuristic are either optimal because they are the same as the delay lower bounds or they are very close to the optimal solutions
Keywords :
VLSI; automatic test pattern generation; built-in self test; combinational circuits; delays; integrated circuit testing; logic testing; timing; VLSI circuits; bypass storage cells; delay penalty; input combinations; insertion heuristic; nonredundant combinational faults; optimal solutions; test application time; timing-driven pseudoexhaustive testing; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Combinational circuits; Delay effects; Delay estimation; Electrical fault detection; Fault detection; Very large scale integration;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on