• DocumentCode
    1444802
  • Title

    Location of stuck-at faults and bridging faults based on circuit partitioning

  • Author

    Pomeranz, Irith ; Reddy, Sudhakar M.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
  • Volume
    47
  • Issue
    10
  • fYear
    1998
  • fDate
    10/1/1998 12:00:00 AM
  • Firstpage
    1124
  • Lastpage
    1135
  • Abstract
    We propose a method of fault diagnosis at the chip level that reduces the number of simulations required to locate defect site(s) by logically partitioning the circuit into subcircuits. Candidate subcircuits that potentially contain the defect site(s) are identified and further partitioned until the defect site is located with the required resolution. Both stuck-at faults and nonfeedback bridging faults are considered as target fault models to represent defects. At the base of the fault location procedure is a procedure to identify subcircuits that potentially contain the fault site. This procedure is matched to the fault model being considered, thus allowing the same partitioning scheme to be applied to various fault models. The procedure presented here is applicable to combinational and fully scanned sequential circuits. Experimental results are presented to demonstrate the effectiveness of circuit partitioning in reducing the number of fault simulations required to locate a fault
  • Keywords
    circuit layout CAD; fault diagnosis; fault location; sequential circuits; bridging faults; circuit partitioning; defect site; fault diagnosis; fault location procedure; fault simulations; sequential circuits; stuck-at faults; stuck-at faults location; Circuit faults; Circuit simulation; Circuit testing; Error correction; Fault diagnosis; Fault location; Sequential circuits; Voltage;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/12.729795
  • Filename
    729795