DocumentCode :
1445448
Title :
A Wideband Receiver for Multi-Gbit/s Communications in 65 nm CMOS
Author :
Vecchi, Federico ; Bozzola, Stefano ; Temporiti, Enrico ; Guermandi, Davide ; Pozzoni, Massimo ; Repossi, Matteo ; Cusmai, Marco ; Decanis, Ugo ; Mazzanti, Andrea ; Svelto, Francesco
Author_Institution :
Ist. Univ. Studi Superiori di Pavia, Pavia, Italy
Volume :
46
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
551
Lastpage :
561
Abstract :
High-rate communications technology leveraging the unlicensed spectrum around 60 GHz is almost ready for deployment with several demonstrations of successful wireless links. One key aspect of the transceiver is the ability to handle analog fractional bandwidths in the order of 20%, challenging for both the linear processing chain and the frequency reference generator. In classical LC loaded stages bandwidth trades with gain making them unsuitable for wide band amplifiers at millimeter-waves where the available device gain is relatively low. In this work, we exploit inter-stage coupling realizing higher order filters where wider bandwidth is achieved at the expense of in-band gain ripple only. The receiver adopts a sliding IF architecture employing an integer-N type-II synthesizer, with a three state phase frequency detector charge pump combination, a switched tuned LC VCO followed by a low power wide range divider chain. By judicious choice of charge pump current and filter components integrated phase noise, critical for signal constellation integrity at high rate, is kept low. This paper inspects the inter-stage coupling technique, providing design formulas, and discusses the design of each receiver block. Experiments performed on 65 nm prototypes provide: 6.5 dB maximum noise figure over >;13 GHz bandwidth, -22.5 dBc integrated phase noise while consuming 84 mW.
Keywords :
CMOS analogue integrated circuits; MMIC amplifiers; MMIC oscillators; low-power electronics; microwave filters; phase detectors; radio links; radio transceivers; voltage-controlled oscillators; wideband amplifiers; analog fractional bandwidths; charge pump combination; classical LC loaded stages bandwidth; filter components integrated phase noise; frequency reference generator; high-rate communications technology; in-band gain ripple; integer-N type-II synthesizer; interstage coupling; linear processing chain; low power wide range divider chain; noise figure 6.5 dB; power 84 mW; signal constellation integrity; size 65 nm; sliding IF architecture; state phase frequency detector; switched tuned LC VCO; transceiver; wideband amplifiers; wideband receiver; wireless links; Bandwidth; Capacitors; Couplings; Gain; Mixers; Noise; Synthesizers; CMOS; coupled resonators; dividers; integrated noise; low noise amplifiers; millimeter wave receiver; mixer; mm-wave; synthesizer; wideband;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2100251
Filename :
5710437
Link To Document :
بازگشت