DocumentCode :
1445772
Title :
Performance results for an m.i.m.d. computer organisation using pipelined binary switches and cache memories
Author :
Pearce, R.C. ; Majithia, J.C.
Author_Institution :
MacDonald, Dettwiler & Associates, Richmond, Canada
Volume :
125
Issue :
11
fYear :
1978
fDate :
11/1/1978 12:00:00 AM
Firstpage :
1203
Lastpage :
1207
Abstract :
Simulation results of a multiple-instruction multiple-data-stream (m.i.m.d.) organisation are presented. The results deal with the behaviour of throughput performance with respect to variations in cache-memory parameters, number of processors and processing time, of a m.i.m.d. system in which a pipelined binary switch is used as the interconnection network. The results indicate the viability of systems utilising cache memories and pipelined switches which exhibit performance comparable to systems with crosspoint switches. This aspect is attractive, since it is likely that m.i.m.d. systems with pipelined binary switches can be implemented at a lower cost than those with crosspoint switches.
Keywords :
computer architecture; digital simulation; pipeline processing; cache memories; computer organisation; cost; multiple data stream; multiple instruction; pipelined binary switches; simulation; throughput performance; viability;
fLanguage :
English
Journal_Title :
Electrical Engineers, Proceedings of the Institution of
Publisher :
iet
ISSN :
0020-3270
Type :
jour
DOI :
10.1049/piee.1978.0253
Filename :
5253936
Link To Document :
بازگشت