Title :
Multiple Scan Trees Synthesis for Test Time/Data and Routing Length Reduction Under Output Constraint
Author :
Li, Katherine Shu-Min
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fDate :
4/1/2010 12:00:00 AM
Abstract :
A synthesis methodology for multiple scan trees that considers output pin limitation, scan chain routing length, test application time, and test data compression rate simultaneously is proposed in this paper. Multiple scan trees, also known as a scan forest, greatly reduce test data volume and test application time in system-on-chip testing. However, previous research on scan tree synthesis rarely considered issues such as, routing length and output port limitation, and hence created scan trees with a large number of scan output ports and excessively long routing paths. The proposed algorithm provides a mechanism that effectively reduces test time and test data volume, and routing length under output port constraint. As a result, very few or no output compressors are required, which significantly reduces the hardware overhead.
Keywords :
circuit testing; data compression; design for testability; network routing; network synthesis; system-on-chip; multiple scan trees synthesis; output compressors; output pin limitation; output port limitation; routing length reduction; scan chain routing length; scan forest; scan output ports; system-on-chip testing; test application time; test data compression rate; Broadcasting; Circuit testing; Compressors; Design for testability; Flip-flops; Hardware; Routing; System testing; System-on-a-chip; Test data compression; Design for testability; layout; routing; scan tree; test data compression;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2010.2042896