Title :
Synchronous-Logic and Globally-Asynchronous-Locally-Synchronous (GALS) Acoustic Digital Signal Processors
Author :
Chong, Kwen-Siong ; Chang, Kok-Leong ; Gwee, Bah-Hwee ; Chang, Joseph S.
Author_Institution :
Temasek Labs., Nanyang Technol. Univ., Singapore, Singapore
fDate :
3/1/2012 12:00:00 AM
Abstract :
We design an Acoustic Digital Signal Processor (ADSP) SoC, the primary signal processing module of an acoustic signal detection system, based on two design approaches: fully-synchronous (Fully-Sync), and globally-asynchronous-locally-synchronous (GALS). The emphasis of the ADSP designs is low power operation where both designs embody modular-level and circuit-level clock gating techniques. For sake of fair benchmarking, both ADSPs have identical functionality, are designed using the same 130 nm CMOS process, and largely embody the same library cells (save that for the signaling protocols in the GALS ADSP). The GALS ADSP is substantially more power-efficient (the Fully-Sync ADSP dissipates 1.9× more power @ nominal VDD = 1.2 V) and the only cost is the marginally higher (1.02×) IC area. Its higher power efficiency is largely attributed to the exploitation of asynchronous signaling between circuit modules by means of more finely-grained partitioning of the clock domains; intra-circuit signaling therein remains fully-sync. This provides for the ensuing simplification of the clocking infrastructure and subsequent reduction of the global clock rate. The prototype GALS ADSP is able to operate to specifications throughout the lifespan of the battery (VDD = 0.9 V-1.4 V, in part depicting Dynamic Voltage Scaling attributes) and at VDD = 1.2 V, it dissipates 186 μW.
Keywords :
acoustic signal processing; asynchronous circuits; digital signal processing chips; logic design; system-on-chip; ADSP SoC; CMOS process; Fully-Sync; GALS; acoustic digital signal processor; acoustic signal detection system; circuit-level clock gating technique; dynamic voltage scaling; fully-synchronous; globally-asynchronous-locally-synchronous system; modular-level clock gating technique; power 186 muW; signal processing module; size 130 nm; synchronous-logic system; voltage 1.2 V; Acoustic signal detection; Batteries; Clocks; Protocols; Synchronization; System-on-a-chip; Asynchronous-logic; GALS; dynamic voltage scaling; synchronous-logic low power;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2011.2181678