DocumentCode :
1447640
Title :
A CMOS image sensor with analog two-dimensional DCT-based compression circuits for one-chip cameras
Author :
Kawahito, Shoji ; Yoshida, Makoto ; Sasaki, Masaaki ; Umehara, Keijiro ; Miyazaki, Daisuke ; Tadokoro, Yoshiaki ; Murata, Kenji ; Doushou, Shirou ; Matsuzawa, Akira
Author_Institution :
Dept. of Inf. & Comput. Sci., Toyohashi Univ. of Technol., Japan
Volume :
32
Issue :
12
fYear :
1997
fDate :
12/1/1997 12:00:00 AM
Firstpage :
2030
Lastpage :
2041
Abstract :
This paper presents a CMOS image sensor with on-chip compression using an analog two-dimensional discrete cosine transform (2-D DCT) processor and a variable quantization level analog-to-digital converter (ADC). The analog 2-D DCT processor is essentially suitable for the on-sensor image compression, since the analog image sensor signal can be directly processed. The small and low-power nature of the analog design allows us to achieve low-power, low-cost, one-chip digital video cameras. The 8×8-point analog 2-D DCT processor is designed with fully differential switched-capacitor circuits to obtain sufficient precision for video compression purposes. An imager array has a dedicated eight-channel parallel readout scheme for direct encoding with the analog 2-D DCT processor. The variable level quantization after the 2-D DCT can be performed by the ADC at the same time. A prototype CMOS image sensor integrating these core circuits for compression is implemented based on triple-metal double-polysilicon 0.35-μm CMOS technology. Image encoding using the implemented analog 2-D DCT processor to the image captured by the sensor is successfully performed. The maximum peak signal-to-noise ratio (PSNR) is 36.7 dB
Keywords :
CMOS analogue integrated circuits; data compression; discrete cosine transforms; image coding; image sensors; quantisation (signal); switched capacitor networks; video cameras; 0.35 micron; CMOS image sensor; analog two-dimensional DCT-based compression circuits; direct encoding; eight-channel parallel readout scheme; fully differential switched-capacitor circuits; image encoding; imager array; maximum peak signal-to-noise ratio; one-chip cameras; triple-metal double-polysilicon technology; variable quantization level analog-to-digital converter; video compression; Analog-digital conversion; CMOS image sensors; CMOS technology; Discrete cosine transforms; Image coding; Image sensors; PSNR; Quantization; Two dimensional displays; Video compression;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.643661
Filename :
643661
Link To Document :
بازگشت