DocumentCode :
1448124
Title :
Realisation and implementation of a sigma-delta bitstream FIR filter
Author :
Kershaw, S.M. ; Summerfield, S. ; Sandler, M.B. ; Anderson, M.
Author_Institution :
Dept. of Electron. & Electr. Eng., London Univ., UK
Volume :
143
Issue :
5
fYear :
1996
fDate :
10/1/1996 12:00:00 AM
Firstpage :
267
Lastpage :
273
Abstract :
Sigma-delta signal processing or SDSP has been proposed as a method for reducing system costs by eliminating the decoding of a ΣΔ bitstream prior to processing. The design problems inherent in this are examined, and the tradeoff to the more conventional approach through the study of a bitstream FIR filter is analysed. It is found that the system imposes particular constraints on the design of the digital ΣΔ modulator used to remodulate the FIR filter output. Also, the system cost of the SDSP FIR filter is less than that for the decoded PCM Filter below a certain number of taps, currently estimated as at least 80. The design of a VLSI demonstrator that implements 16 FIR taps and remodulator, has 16-bit dynamic range and is cascadable for higher filter orders is also presented
Keywords :
FIR filters; VLSI; digital filters; sigma-delta modulation; 16 bit; FIR filter output; SDSP; VLSI demonstrator; digital ΣΔ modulator; dynamic range; filter orders; sigma-delta bitstream FIR filter; sigma-delta signal processing;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19960708
Filename :
543697
Link To Document :
بازگشت