Title :
Accelerated quasi-DC method and circuit for measuring the gate-drain coupling capacitance for devices within a CMOS process technology
Author :
Manku, T. ; Singh, G.
Author_Institution :
Dept. of Electr. Eng., Tech. Univ. Nova Scotia, Halifax, NS, Canada
fDate :
10/1/1996 12:00:00 AM
Abstract :
An accelerated measurement scheme is presented which measures the gate-drain capacitance Cgd. The scheme can be used to measure Cgd as a function of bias voltage. The test structure consists of two MOS transistors connected together by their gates. One transistor is used to couple charge to the floating gate node, while the other is used to sense the amount of gate-drain charge coupling. Using the basic structure a circuit topology is derived which enables one to measure Cgd in less than 100 ms. The various measurement errors are also discussed
Keywords :
CMOS integrated circuits; MOSFET; capacitance measurement; measurement errors; semiconductor device testing; CMOS process technology; MOS transistors; accelerated quasi-DC method; floating gate node; gate-drain coupling capacitance; measurement errors; test structure;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19960570