Title :
Architecture technique trade-offs using mean memory delay time
Author :
Chen, Chung-Ho ; Somani, Arun K.
Author_Institution :
Dept. of Electron. Eng., Nat. Yunlin Inst. of Technol., Taiwan
fDate :
10/1/1996 12:00:00 AM
Abstract :
Many architecture features are available for improving the performance of a cache-based system. These hardware techniques include cache memories, processor stalling characteristics, memory cycle time, the external databus width of a processor, and pipelined memory system, etc. Each of these techniques affects the cost, design, and performance of a system. We present a powerful approach to assess the performance trade-offs of these architecture techniques based on the equivalence of mean memory delay time. For the same performance point, we demonstrate how each of these features can be traded off and report the ranking of the achievable performance of using them
Keywords :
cache storage; memory architecture; performance evaluation; architecture technique trade-offs; cache memories; cache-based system; external databus width; mean memory delay time; memory cycle time; performance; pipelined memory system; processor stalling characteristics; Bandwidth; Cache memory; Chaos; Computer architecture; Computer science; Costs; Delay effects; Hardware; Read-write memory; Senior members;
Journal_Title :
Computers, IEEE Transactions on