DocumentCode :
1448197
Title :
Simulation and generation of IDDQ tests for bridging faults in combinational circuits
Author :
Chakravarty, Sreejit ; Thadikaran, Paul J.
Author_Institution :
Dept. of Comput. Sci., State Univ. of New York, Buffalo, NY, USA
Volume :
45
Issue :
10
fYear :
1996
fDate :
10/1/1996 12:00:00 AM
Firstpage :
1131
Lastpage :
1140
Abstract :
In the absence of information about the layout, test generation and fault simulation systems must target all bridging faults. A novel algorithm, that is both time and space efficient, for simulating IDDQ tests for all two-line bridging faults in combinational circuits is presented. Simulation results using randomly generated test sets point to the computational feasibility of targeting all two-line bridging faults. On a more theoretical note, we show that the problem of computing IDDQ tests for all two-line bridging faults, even in some restricted classes of circuits, is intractable, and, even under some pessimistic assumptions, a complete IDDQ test set for all two-line bridging faults also covers all multiple line, single cluster bridging faults
Keywords :
automatic testing; circuit analysis computing; combinational circuits; digital simulation; fault diagnosis; logic CAD; logic testing; IDDQ test generation; circuit bridging faults; combinational circuits; fault simulation; multiple line single cluster bridging faults; randomly generated test sets; space efficient algorithm; test generation; time efficient algorithm; two-line bridging faults; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Computational modeling; Computer simulation; Electrical fault detection; Senior members; Student members; System testing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.543707
Filename :
543707
Link To Document :
بازگشت