DocumentCode :
1448627
Title :
Energy-Aware Interconnect Resource Reduction Through Buffer Access Manipulation for Data-Centric Applications
Author :
Chun, Woohyung ; Yoon, Sungroh ; Hong, Sangjin
Author_Institution :
Dept. of Electr. & Comput. Eng., SUNY - Stony Brook Univ., Stony Brook, NY, USA
Volume :
19
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
818
Lastpage :
831
Abstract :
This paper presents a methodology for reducing interconnect resources in reconfigurable platforms such as field-programmable gate arrays (FPGAs). This methodology utilizes the techniques developed for the buffer-based dataflow, a new design representation suitable for implementing data-centric applications in a reconfigurable platform. In a buffer-based dataflow, nodes correspond to processing blocks and buffer controllers represent the interconnects between the processing blocks. Since we can isolate the functional execution and data transfer of each node by using buffer controllers, a buffer-based dataflow is helpful for reducing overall design time and for increasing reconfigurability. In this paper, we propose a sharing methodology that can reduce the buffer memory and the number of buses used in the realization of a buffer-based dataflow. By reducing the resources allocated to buffer controllers, we can achieve interconnect resource reduction. The proposed sharing methodology can increase the dynamic energy consumption due to the increased port-loading capacitance. By using the energy consumption model determined by the costs of buffers and buses, we investigate whether the sharing case with the minimum resources corresponds to the sharing case consuming the minimum energy or not. We evaluate the proposed sharing methodology with the dataflow graphs representing data-centric applications such as SIRF, IPv4, MC-CDMA transmitter and receiver.
Keywords :
buffer circuits; data flow graphs; field programmable gate arrays; integrated circuit interconnections; logic design; FPGA; IPv4; MC-CDMA transmitter; SIRF; as field-programmable gate arrays; buffer access manipulation; buffer controllers; buffer-based dataflow; data transfer; dataflow graphs; dynamic energy consumption model; energy-aware interconnect resource reduction; port-loading capacitance; receiver; reconfigurable platforms; Capacitance; Costs; Digital signal processing; Energy consumption; Field programmable gate arrays; Microarchitecture; Multicarrier code division multiple access; Resource management; Routing; Transmitters; Buffer-based dataflow; field-programmable gate array (FPGA); interconnect resource reduction; reconfigurable architecture;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2042087
Filename :
5437217
Link To Document :
بازگشت