DocumentCode :
1449139
Title :
A Low-Power Gigabit CMOS Limiting Amplifier Using Negative Impedance Compensation and Its Application
Author :
Han, Jungwon ; Yoo, Kwisung ; Lee, Dongmyung ; Park, Kangyeop ; Oh, Wonseok ; Park, Sung Min
Author_Institution :
Dept. of Electron. Eng., Ewha Womans Univ., Seoul, South Korea
Volume :
20
Issue :
3
fYear :
2012
fDate :
3/1/2012 12:00:00 AM
Firstpage :
393
Lastpage :
399
Abstract :
This paper presents a low-power, gigabit limiting amplifier (LA) for application to optical receivers that employ the negative impedance compensation technique not only to enhance the gain and bandwidth characteristics simultaneously, but also to allow low-voltage, low-power operations. Test chips of the LA were implemented in a standard 0.18-μ m CMOS process, demonstrating 2.5-Gb/s operation with 40-dB gain, 0.053-UI rms jitter for 231-1 pseudorandom bit sequence inputs, 9.5-mVpp input sensitivity for 10-12 bit error rate (BER), and 5.2-mW power dissipation from a single 1.2-V supply. The chip core occupies the area of only 0.25 × 0.1 mm2 . The proposed LA was adopted to realize a low-power, gigabit optical receiver. Fabricated using the same 0.18-μm CMOS technology, the measured results of the optical receiver chip reveal 132.6-dB Ω transimpedance gain, 2.7-GHz bandwidth even with a large 1.5-pF input parasitic capacitance, -16-dBm optical sensitivity for 10-12 BER, and 51-mW power dissipation from a single 1.8-V supply. The area of the whole chip is 1.75 × 0.45 mm2.
Keywords :
CMOS analogue integrated circuits; UHF amplifiers; error statistics; jitter; limiters; low-power electronics; operational amplifiers; optical receivers; BER; bandwidth 2.7 GHz; bit error rate; bit rate 2.5 Gbit/s; capacitance 1.5 pF; gain 40 dB; input parasitic capacitance; low-power gigabit CMOS LA; low-power gigabit CMOS limiting amplifier; low-power gigabit optical receiver; low-voltage low-power operation; negative impedance compensation technique; optical receiver chip; optical sensitivity; power 5.2 mW; power 51 mW; power dissipation; pseudorandom bit sequence input; rms jitter; size 0.18 mum; test chip; transimpedance gain; voltage 1.2 V; voltage 1.8 V; voltage 9.5 mV; Bandwidth; Bit error rate; CMOS integrated circuits; Capacitance; Impedance; Optical receivers; Resistance; CMOS; DC-balanced transimpedance amplifier; limiting amplifier; negative impedance compensation; optical receivers;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2104333
Filename :
5712198
Link To Document :
بازگشت