DocumentCode :
1450325
Title :
Effects of die location on hot-carrier response of plasma-etched NMOS devices
Author :
Janapaty, V. ; Oner, M. ; Bhuva, B.L. ; Bui, N. ; Kerns, S.E.
Author_Institution :
LSI Logic Corp., Milpitas, CA, USA
Volume :
19
Issue :
12
fYear :
1998
Firstpage :
455
Lastpage :
457
Abstract :
Plasma-process-induced charging voltage for a device may be positive (gate is positive with respect to the substrate) or negative depending on the location of the device on the wafer. The negative charging damage increases the number of trapped holes closer to Si-SiO/sub 2/ interface while the positive charging damage does not. This number of trapped holes also depends on the antenna ratio. The trapped holes closer to the Si-SiO/sub 2/ interface gets compensated by hot electrons injected during hot-carrier stressing. Thus, the type of charging voltage and the antenna size determines the hot-carrier response of a device. In addition, the differences in hot-carrier response for devices with varying antenna ratio are shown to be varying linearly with the differences in prestress subthreshold characteristics. This finding has the potential to reduce the hot-carrier stressing time or determine the most vulnerable devices without actually carrying out the experiments.
Keywords :
MOSFET; hole traps; hot carriers; sputter etching; NMOSFET; Si-SiO/sub 2/; Si-SiO/sub 2/ interface; antenna ratio; die location; hot carrier stress; plasma charging; plasma etching; subthreshold characteristics; trapped holes; Electron traps; Etching; Hot carrier effects; Hot carriers; MOS devices; MOSFET circuits; Plasma applications; Plasma devices; Stress; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.735744
Filename :
735744
Link To Document :
بازگشت