• DocumentCode
    1453414
  • Title

    A 100-MS/s 8-b CMOS subranging ADC with sustained parametric performance from 3.8 V down to 2.2 V

  • Author

    Taft, Robert C. ; Tursi, Maria Rosaria

  • Author_Institution
    Nat. Semicond. East Coast Labs., Germany
  • Volume
    36
  • Issue
    3
  • fYear
    2001
  • fDate
    3/1/2001 12:00:00 AM
  • Firstpage
    331
  • Lastpage
    338
  • Abstract
    A 100-MS/s 8-b CMOS analog-to-digital converter (ADC) designed for very low supply voltage and power dissipation is presented. This single-ended-input ADC is based on the unified two-step subranging architecture, which processes the coarse and fine decisions in identical signal paths to maximize their matching. However, to minimize power and area, the coarse-to-fine overlap correction has been aggressively reduced to only one LSB. The ADC incorporates five established design techniques to maximize performance: bottom-plate sampling, distributed sampling, autozeroing, interpolation, and interleaving. Very low voltage operation required for a general purpose ADC was obtained with four additional and new circuit techniques. These are a dual-gain first-stage amplifier, differential T-gate boosting, a supply independent delay generator, and a digital delay-locked-loop controlled output driver. For a clock rate of 100 MS/s, 7.0 (7.3) effective bits for a 50 MHz (10 MHz) input are maintained from 3.8 V down to 2.2 V. At 2.2 V, this 100-MS/s converter dissipates 75 mW plus 9 mW for the reference ladder. For a typical supply of 2.7 V, it consumes just 1 mW per MS/s over the 10-160-MS/s clock frequency range. Differential nonlinearity below 0.5 LSB is maintained from 2.7 V down to 2.2 V, and it degrades only slightly to 0.8 LSB at 3.8-V supply. The converter is implemented in a 0.35-μm CMOS process, with double-poly capacitors and no low-threshold devices
  • Keywords
    CMOS integrated circuits; analogue-digital conversion; high-speed integrated circuits; low-power electronics; 0.35 micron; 10 MHz; 2.2 to 3.8 V; 50 MHz; 75 mW; 8 bit; CMOS analog-to-digital converter; Nyquist converter; autozeroing; bottom-plate sampling; coarse-to-fine overlap correction; differential T-gate boosting; differential nonlinearity; digital delay-locked-loop controlled output driver; distributed sampling; double-poly capacitor; dual-gain first-stage amplifier; interleaving; interpolation; low-voltage operation; power dissipation; supply independent delay generator; unified two-step subranging architecture; Analog-digital conversion; Clocks; Delay; Interleaved codes; Interpolation; Low voltage; Power dissipation; Power supplies; Signal processing; Signal sampling;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/4.910471
  • Filename
    910471