DocumentCode :
1453629
Title :
Direct digital frequency synthesis of low-jitter clocks
Author :
Calbaza, Dorin Emil ; Savaria, Yvon
Author_Institution :
Ecole Polytech. de Montreal, Que., Canada
Volume :
36
Issue :
3
fYear :
2001
fDate :
3/1/2001 12:00:00 AM
Firstpage :
570
Lastpage :
572
Abstract :
This paper presents a new phase correction technique applicable to phase accumulators that allows them to express arbitrary rational divide ratios such as R=N/M. Compared to existing methods, the technique gives better results in terms of jitter, and it simplifies design and implementation of practical direct digital synthesis circuits. A typical application of the proposed technique is digital television, where combinations of existing standards lead to the need to synchronize exactly a 6.144-MHz audio clock with a 35.46895-MHz video clock. This implies a divide ratio of R=122880/709379
Keywords :
clocks; digital television; direct digital synthesis; timing jitter; 35.46895 MHz; 6.144 MHz; audio clock; circuit design; digital television; direct digital frequency synthesis; low-jitter clock; phase accumulator; phase correction; rational divide ratio; synchronization; video clock; Circuit synthesis; Clocks; Digital TV; Frequency synchronization; Frequency synthesizers; H infinity control; Jitter; Signal resolution; Signal synthesis; Table lookup;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.910498
Filename :
910498
Link To Document :
بازگشت