Title :
Enhancement of CMOSFETs Performance by Utilizing SACVD-Based Shallow Trench Isolation for the 40-nm Node and Beyond
Author :
Huang, Yao-Tsung ; Wu, San-Lein ; Chang, Shoou-Jinn ; Hung, Chin-Kai ; Wang, Tzu-Juei ; Kuo, Cheng-Wen ; Huang, Cheng-Tung ; Cheng, Osbert
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fDate :
5/1/2011 12:00:00 AM
Abstract :
This paper reports an improved densification anneal process for sub-atmospheric chemical vapor deposition (SACVD)-based shallow trench isolation (STI) to enhance CMOSFETs performance for 40-nm node and beyond. The improved STI densification process is demonstrated to generate a lower compressive stress in the active area as compared to the Standard STI process used in 40 nm technology. For nMOS devices with the improved densification process, the reduction of STI compressive stress is beneficial to the electron mobility and leads to an enhancement of on-current (ION ). In addition, the ION enhancements would significantly increase with shrinking the device dimensions (gate width and source/drain length). On the other hand, the improved densification process would not degrade the pMOSFET´s performance resulting from the very small piezoresistance coefficients for 〈1 0 0〉 channel direction. The superior junction leakage characteristics for the junction diodes with the improved anneal process can further verify the lower STI-induced compressive stress due to the less energy bandgap narrowing. Hence, the improved STI process can be adopted in 40-nm CMOS technology and beyond, where device structures have very small active areas.
Keywords :
CMOS integrated circuits; annealing; chemical vapour deposition; densification; electron mobility; energy gap; isolation technology; power MOSFET; semiconductor diodes; CMOS technology; CMOSFET performance; active area; channel direction; densification annealing process; device dimensions; device structures; electron mobility; energy bandgap narrowing; gate width; junction diodes; junction leakage characteristics; on-current enhancements; pMOSFET performance; piezoresistance coefficients; shallow trench isolation densification process; shallow trench isolation-induced compressive stress; size 40 nm; source-drain length; subatmospheric chemical vapor deposition-based shallow trench isolation; Annealing; CMOS technology; CMOSFETs; Chemical technology; Chemical vapor deposition; Compressive stress; Degradation; Electron mobility; Isolation technology; MOS devices; Compressive stress; junction leakage; shallow trench isolation (STI); subatmospheric chemical vapor deposition (SACVD);
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2010.2046744