Title :
Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI
Author_Institution :
VLSI Design Div., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fDate :
1/1/1999 12:00:00 AM
Abstract :
A whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits is proposed to provide a real whole-chip ESD protection for submicron CMOS IC´s without causing unexpected ESD damage in the internal circuits. The efficient VDD-to-VSS ESD clamp circuit has been designed to provide a low-impedance path between the VDD and VSS power lines of the IC during the ESD-stress condition, but this ESD clamp circuit is kept off when the IC is under its normal operating condition. Due to the parasitic resistance and capacitance along the VDD and VSS power lines, the ESD-protection efficiency is dependent on the pin location on a chip. Therefore, an experimental test chip has been designed and fabricated to build up a special ESD design rule for whole-chip ESD protection in a 0.8-μm CMOS technology. This whole-chip ESD protection design has been practically used to rescue a 0.8-μm CMOS IC product with a pin-to-pin HBM ESD level from the original level of 0.5 kV to become above 3 kV
Keywords :
CMOS integrated circuits; VLSI; electrostatic discharge; protection; 0.8 micron; 3 kV; VDD-to-VSS ESD clamp circuit; parasitic capacitance; parasitic resistance; power line; snapback; submicron CMOS VLSI; whole-chip ESD protection design; CMOS integrated circuits; CMOS technology; Circuit testing; Clamps; Electrostatic discharge; Pins; Protection; Stress; Variable structure systems; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on