Title :
Testing of core-based systems-on-a-chip
Author :
Ravi, Srivaths ; Lakshminarayana, Ganesh ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., NJ, USA
fDate :
3/1/2001 12:00:00 AM
Abstract :
Available techniques for testing of core-based systems-on-a-chip (SOCs) do not provide a systematic means for synthesizing low-overhead test architectures and compact test solutions. In this paper, we provide a comprehensive framework that generates low-overhead compact test solutions for SOCs. First, we develop a common ground for addressing issues such as core test requirements, core access, and testing hardware additions. For this purpose, we introduce finite-state automata (FSA) for modeling tests, transparency modes, and testing hardware behavior. In many cases, the tests repeat a basic set of test actions for different test data that can again be modeled using FSA. While earlier work can derive a single symbolic test for a module in a register-transfer level (RTL) circuit as a finite-state automaton, this work extends the methodology to the system level and additionally contributes a satisfiability-based solution to the problem of applying a sequence of tests phased in time. This problem is known to be a bottleneck in testability analysis not only at the system level, but also at the RTL. Experimental results show that the system-level average area overhead for making SOCs testable with our method is only 4.5%, while achieving an average test application time reduction of 80% over recent approaches. At the same time, it provides 100% test coverage of the precomputed test sets/sequences of the embedded cores
Keywords :
application specific integrated circuits; finite automata; high level synthesis; integrated circuit testing; logic testing; symbol manipulation; core access; core-based systems-on-a-chip; finite-state automata; hardware additions; hardware behavior; low-overhead test architectures; register-transfer level circuit; satisfiability-based solution; symbolic test; system-level average area overhead; test application time reduction; testability analysis; transparency modes; Automata; Automatic testing; Circuit testing; Costs; Hardware; Integrated circuit packaging; Manufacturing; System testing; System-on-a-chip; Visualization;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on