DocumentCode :
146109
Title :
Impact of etch stop layer on negative bias illumination stress of amorphous Indium Gallium Zinc Oxide transistors
Author :
Bhoolokam, Ajay ; Nag, Manoj ; Chasin, Adrian ; Steudel, Soeren ; Genoe, Jan ; Gelinck, Gerwin ; Groeseneken, Guido ; Heremans, Paul
Author_Institution :
Imec, Leuven, Belgium
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
302
Lastpage :
304
Abstract :
In this work we show that the negative bias illumination stress (NBIS) of amorphous Indium Gallium Zinc Oxide (a-IGZO) transistors with an etch stop layer (ESL) deposited by physical vapor deposition (PVD) is substantially better than the NBIS of devices where the ESL layer is deposited by plasma enhanced chemical vapor deposition (PECVD). Both devices show similar transistor characteristics and bias stress in the dark but under NBIS conditions at 425 nm, PVD ESL based transistors show much less threshold voltage shift. The reduction in deep defects due to passivation by PVD layer is responsible for improved performance under NBIS.
Keywords :
gallium compounds; indium compounds; plasma CVD; sputter etching; thin film transistors; InGaZnO; NBIS; PECVD; PVD; a-IGZO transistors; amorphous indium gallium zinc oxide transistors; etch stop layer; negative bias illumination stress; physical vapor deposition; plasma enhanced chemical vapor deposition; voltage shift; wavelength 425 nm; Annealing; Hydrogen; Lighting; Passivation; Stress; Thin film transistors; ESL; NBIS; PECVD; PVD; a-IGZO;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference (ESSDERC), 2014 44th European
Conference_Location :
Venice
ISSN :
1930-8876
Print_ISBN :
978-1-4799-4378-4
Type :
conf
DOI :
10.1109/ESSDERC.2014.6948820
Filename :
6948820
Link To Document :
بازگشت