DocumentCode :
1462514
Title :
VLSI implementation of a CDMA blind adaptive interference-mitigating detector
Author :
Fanucci, Luca ; Letta, Edoardo ; de Daudenzi, R. ; Giannetti, Filippo ; Luise, Marco
Author_Institution :
Centre di Studio per Metodi e Dispositivi per Radiotrasmissioni, Nat. Res. Council, Pisa, Italy
Volume :
19
Issue :
2
fYear :
2001
fDate :
2/1/2001 12:00:00 AM
Firstpage :
179
Lastpage :
190
Abstract :
This paper presents the design and the main performance results of a single-ASIC implementation of the recently proposed extended complex-valued blind anchored interference-mitigating detector (EC-BAID) for code division multiple access (CDMA) transmission. Such a detector, which exhibits a remarkable robustness to multiple access interference, operates in blind mode, i.e., it only requires knowledge of the timing of the wanted user´s signature code, and it is therefore very well-suited for integration into handheld single-user terminal demodulators. The implementation of the interference-mitigating detector is based on a patented optimized architecture which leads, in 0.25-μm CMOS technology, to a roughly 25 Kgate plus 23-Kbit RAM single-chip ASIC supporting chip rates up to 4 Mchip/s with a maximum internal clock frequency of 32.768 MHz. The main design drivers are thoroughly discussed, and the relevant performance results are compared to the theoretical behavior. A possible extension to multirate CDMA systems adopting orthogonal variable spreading factor (OVSF) sequences is also addressed
Keywords :
CMOS digital integrated circuits; VLSI; adaptive signal detection; application specific integrated circuits; code division multiple access; demodulators; interference suppression; radiofrequency interference; spread spectrum communication; 0.25 mum; 23 kbit; 32.768 MHz; CDMA blind adaptive interference-mitigating detector; CDMA transmission; CMOS technology; DS-CDMA; EC-BAID; OVSF sequences; RAM; VLSI implementation; chip rates; code division multiple access; extended complex-valued detector; handheld single-user terminal demodulators; maximum internal clock frequency; multiple access interference; multirate CDMA systems; orthogonal variable spreading factor sequences; patented optimized architecture; performance results; signature code; single-chip ASIC; Application specific integrated circuits; CMOS technology; Clocks; Demodulation; Detectors; Multiaccess communication; Multiple access interference; Robustness; Timing; Very large scale integration;
fLanguage :
English
Journal_Title :
Selected Areas in Communications, IEEE Journal on
Publisher :
ieee
ISSN :
0733-8716
Type :
jour
DOI :
10.1109/49.914496
Filename :
914496
Link To Document :
بازگشت