Title :
Impact of polysilicon emitter interfacial layer engineering on the 1/f noise of bipolar transistors
Author :
Simoen, Eddy ; Decoutere, Stefaan ; Cuthbertson, Alan ; Claeys, Cor L. ; Deferm, Ludo
Author_Institution :
IMEC, Leuven, Belgium
fDate :
12/1/1996 12:00:00 AM
Abstract :
To optimize the electrical characteristics of polysilicon emitter bipolar transistors, the poly emitter interface needs careful engineering. In this paper, bipolar transistors of a 0.5 μm BiCMOS process have been fabricated with intentionally grown oxides in an LPCVD cluster for precise control over the interfacial oxide thickness and uniformity. The trade off between current gain enhancement and increased 1/f noise will be discussed for various interfacial oxide thicknesses and emitter annealing conditions. It will be demonstrated that for sufficiently large base currents, both for large (20 μm×20 μm) and small (0.5 μm×5 μm) emitter areas the interfacial oxide dominates the 1/f noise spectrum of the base current. Hence, the polysilicon emitter interface engineering will not only set the current gain at a predefined value, but at the same time the associated oxide-tunnelling noise is fixed, within the constraint that the emitter-base junction depth is constant. Finally, it will be shown that the current gain enhancement and increased 1/f noise have compensating effects on the output noise of practical circuits
Keywords :
1/f noise; CVD coatings; annealing; bipolar transistors; semiconductor device noise; 1/f noise; BiCMOS process; LPCVD cluster; Si; annealing; bipolar transistor; current gain; electrical characteristics; oxide tunnelling noise; polysilicon emitter interfacial layer engineering; Annealing; BiCMOS integrated circuits; Bipolar transistors; Circuit noise; Contacts; Electric variables; Furnaces; Senior members; Temperature control; Thickness control;
Journal_Title :
Electron Devices, IEEE Transactions on