Title :
Design and characterisation of a CMOS VLSI self-timed multiplier architecture based on a bit-level pipelined-array structure
Author :
Acosta, A.J. ; Jiménez, R. ; Barriga, A. ; Bellido, M.J. ; Valencia, M. ; Huertas, J.L.
Author_Institution :
Centro Nacional de Microelectron., Inst. de Microelectron. de Sevilla, Spain
fDate :
8/1/1998 12:00:00 AM
Abstract :
The authors describe the design, integration and characterisation of a bit-level pipelined self-timed multiplier architecture. The differential structure SODS (switched-output differential structure) has been used for computation blocks and the PLCAR structure (protocol and latching controlled by acknowledge and request) for the interface blocks, introduced in an array-based architecture. A 4×4-bit multiplier has been integrated in a 1.0 μm CMOS technology and the proposed architecture has been compared with other asynchronous approaches, showing a considerable improvement, up to 50%, in terms of area, speed and power consumption. Compared with a synchronous approach, the main advantage of the proposed architecture is a lower power consumption below a certain incoming input data rate, but at the expense of area and speed
Keywords :
CMOS logic circuits; VLSI; asynchronous circuits; integrated circuit design; logic arrays; multiplying circuits; pipeline processing; 1.0 micron; 4 bit; CMOS VLSI self-timed multiplier architecture; PLCAR; SODS; area; asynchronous circuit; bit-level pipelined array; computation block; design; integration; interface block; power consumption; protocol and latching controlled by acknowledge and request; speed; switched output differential structure;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19982125