Title :
A Novel Design Flow for Dummy Fill Using Boolean Mask Operations
Author :
Tseng-Chin Luo ; Chao, M.C.-T. ; Fisher, Philip A. ; Chun-Ren Kuo
Author_Institution :
Taiwan Semicond. Manuf. Corp., Hsinchu, Taiwan
Abstract :
Dummy fill has been demonstrated to be an effective technique to reduce process variation and improve manufacturability for advanced integrated circuit (IC) designs. However, the computation load, often several days for a realistic IC design, is a significant portion of the cycle time for delivering first silicon on new or modified designs. In this paper, we propose a novel design flow and dummy-fill algorithm based on Boolean operations, which greatly improves computational efficiency and pattern density uniformity, and enables dummy generation to be combined with the mask-preparation Boolean operations performed by the mask-fabrication facility. Mask data preparation can be performed in parallel with dummy generation and post-dummy simulation checks at the design house, resulting in improved first-silicon cycle time. Experimental results demonstrate these benefits in the context of an advanced foundry process technology.
Keywords :
Boolean functions; foundries; integrated circuit design; integrated circuit modelling; silicon; Boolean mask operations; computation load; computational efficiency; dummy fill; dummy generation; first-silicon cycle time; foundry process technology; integrated circuit designs; mask-fabrication facility; pattern density uniformity; post-dummy simulation; Algorithm design and analysis; Computational modeling; Foundries; Integrated circuit modeling; Layout; Boolean operation; dummy fill;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2012.2190431