DocumentCode :
1465842
Title :
Vertical-Si-Nanowire-Based Nonvolatile Memory Devices With Improved Performance and Reduced Process Complexity
Author :
Sun, Y. ; Yu, H.Y. ; Singh, N. ; Leong, K.C. ; Gnani, E. ; Baccarani, G. ; Lo, G.Q. ; Kwong, D.L.
Volume :
58
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
1329
Lastpage :
1335
Abstract :
This paper presents vertical-Si-nanowire (SiNW) gate-all-around nonvolatile memory (NVM) devices of two different kinds: junction based and junctionless (JL). Si nanocrystals (SiNCs) and silicon nitride (SiN) are used as trap layers. The devices are fabricated using complementary-metal-oxide-semiconductor-compatible top-down process technology and compared on the bases of improved performance and reduced process complexity. The junction-based 50-nm vertical-SiNW memory device with a SiNC trap layer shows significant performance improvements on program/erase (P/E) speed and windows (3.5 V in 1-ms P/E at +15/-16 V) over a memory cell with a SiN trap layer (1.3 V in 1-ms P/E at +15/-16 V). On the other hand, the JL device with a SiN trap layer, realized on a highly scaled SiNW channel (down to 20 nm), is found to have comparable memory characteristics (3.2 V in 1-ms P/E at +15/-16 V) to a corresponding 20-nm SiNW junction-based cell (2.7 V in 1-ms P/E at +15/-16 V). Despite of that, the absence of junctions reduces process complexity and makes a vertical SiNW a suitable platform for multilevel stacked ultrahigh density memory applications.
Keywords :
CMOS memory circuits; elemental semiconductors; nanowires; random-access storage; semiconductor quantum wires; silicon; silicon compounds; Si; Si nanocrystals; SiN; compatible top-down process technology; complementary-metal-oxide-semiconductor; multilevel stacked ultrahigh density memory; nonvolatile memory devices; program/erase; silicon nitride; size 20 nm; size 50 nm; vertical-Si-nanowire; Charge carrier processes; Doping; Logic gates; Nonvolatile memory; Performance evaluation; SONOS devices; Wire; Gate-all-around (GAA); junctionless (JL); nanowire (NW); nonvolatile memory (NVM); silicon–oxide–nitride–oxide–silicon (SONOS); trap layer engineering;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2114664
Filename :
5724296
Link To Document :
بازگشت