DocumentCode :
1466200
Title :
Offset-compensated switched-capacitor delay circuit that is insensitive to stray capacitance and to capacitor mismatch
Author :
Dabrowski, A. ; Menzi, U. ; Moschytz, G.S.
Author_Institution :
Tech. Univ., Poznan, Poland
Volume :
25
Issue :
10
fYear :
1989
fDate :
5/11/1989 12:00:00 AM
Firstpage :
623
Lastpage :
625
Abstract :
A switched-capacitor delay circuit that is offset-compensated and insensitive to stray capacitance and to capacitor mismatch is proposed. It uses a four-phase clock and contains a single operational amplifier, two capacitors and seven switches. A delay line composed of such building blocks requires only two operational amplifiers per three delay sections and two clock phases per sample.
Keywords :
clocks; delay circuits; switched capacitor networks; capacitor mismatch; clock phases; four-phase clock; offset-compensated; single operational amplifier; stray capacitance; switched-capacitor delay circuit;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19890423
Filename :
91727
Link To Document :
بازگشت