• DocumentCode
    1466306
  • Title

    An automated methodology for generating a fault tree

  • Author

    De Vries, Ronald C.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., New Mexico Univ., Albuquerque, NM, USA
  • Volume
    39
  • Issue
    1
  • fYear
    1990
  • fDate
    4/1/1990 12:00:00 AM
  • Firstpage
    76
  • Lastpage
    86
  • Abstract
    The author presents an overview of a methodology for the automated generation of fault trees for electrical/electronic circuits from a representation of a schematic diagram. Existing computer programs for the generation of fault trees are briefly discussed, and their deficiencies are indicated. The approach presented here is quantitative and uses backtracking. It is illustrated by an example. A prototype computer program has been written to implement the methodology for DC circuits
  • Keywords
    circuit analysis computing; circuit reliability; failure analysis; trees (mathematics); DC circuits; automated methodology; backtracking; computer programs; electrical/electronic circuits; fault tree generation; overview; reliability; schematic diagram; Circuit faults; Circuit synthesis; Electrical safety; Fault trees; Graph theory; Military computing; Reliability theory; Resistors; Transfer functions; Voltage;
  • fLanguage
    English
  • Journal_Title
    Reliability, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9529
  • Type

    jour

  • DOI
    10.1109/24.52615
  • Filename
    52615