Title :
FPGA implementation of multiplier less matched filters to transmit video signals over satellites
Author :
Srividya, P. ; Nataraj, K.R. ; Rekha, K.R.
Author_Institution :
Visvesvaraya Technol. Univ., Belgaum, India
Abstract :
In satellite transmission system, the base band data is modulated onto a carrier. Filtering takes place at number of stages during the modulation and demodulation stages. This results in signal delay and ringing. The tails which results from ringing of all the preceding pulses may combine to interfere with a particular pulse being sampled and results in Inter symbol Interference (ISI). The ringing cannot be stopped but the pulses can be shaped to overcome ISI. This is achieved by using square root raised cosine filter at both transmitter and receiver. This is called matched filtering. This also maximizes Signal to Noise ratio of the system. This paper suggests a method to implement the matched filters without using multipliers and look up tables. Thus it simplifies the design and makes it more suitable for FPGA implementation.
Keywords :
demodulation; digital television; field programmable gate arrays; intersymbol interference; matched filters; satellite communication; table lookup; FPGA implementation; ISI; SRRC filter; demodulation stages; intersymbol Interference; look up tables; multiplier-less matched filters; satellite transmission system; signal delay; square root raised cosine filter; video signal transmission; Field programmable gate arrays; Frequency modulation; Generators; Optical signal processing; Receivers; TV; Transmitters; ISI; Matched filter; RRC filter;
Conference_Titel :
Communications and Signal Processing (ICCSP), 2014 International Conference on
Conference_Location :
Melmaruvathur
Print_ISBN :
978-1-4799-3357-0
DOI :
10.1109/ICCSP.2014.6949912