Title :
Design and simulation of digital frequency meter using VHDL
Author :
Pardhu, Thottempudi ; Harshitha, Sunkara
Author_Institution :
Dept. of ECE, Marri Laxman Reddy Inst. of Technol. &Manage., Hyderabad, India
Abstract :
The main aim of this paper is to design the digital frequency meter with frequency analyzing module. As a measuring frequency´s instrument, the cymometer often refer to as electronic counter in modern electronic technology. Its basic function is to measure the signal frequency and this frequency counter has a wide range of applications. It is not only used in the general simple instrument´s measurement, but also used in teaching, research, high-precision instruments measuring, industrial control and other areas. Currently, the high-performance and simple-structure electronic products have become the mainstay of market. In this project the cymometer not only measure the frequency but also determines the jitter, glitches status etc., Digital Frequency Meter were designed using VHDL language and simulated using Modelsim 6.3v simulator. In order to increase the efficiency of the system, sleep mode concept is introduced, which reduces unwanted circuit power utilization.
Keywords :
digital instrumentation; frequency meters; hardware description languages; Modelsim 6.3v simulator; VHDL language; cymometer; digital frequency meter; frequency analyzing module; sleep mode concept; Aircraft; Area measurement; Detectors; Frequency control; Frequency measurement; Phase measurement; Power measurement;
Conference_Titel :
Communications and Signal Processing (ICCSP), 2014 International Conference on
Conference_Location :
Melmaruvathur
Print_ISBN :
978-1-4799-3357-0
DOI :
10.1109/ICCSP.2014.6949934