Title :
All-Digital Wide Range Precharge Logic 50% Duty Cycle Corrector
Author :
Gu, Junhui ; Wu, Jianhui ; Gu, Danhong ; Zhang, Meng ; Shi, Longxing
Author_Institution :
Nat. ASIC Syst. Eng. Technol. Res. Center, Southeast Univ., Nanjing, China
fDate :
4/1/2012 12:00:00 AM
Abstract :
A novel all-digital 50% duty cycle corrector (DCC) is pro- posed in this paper. The DCC features include a delay unit based on precharge logic gates with low delay time and a robust SR latch under process voltage and temperature variations for final edge combination over wide frequency and duty-cycle ranges. The rising edge of the output clock has a constant delay when comparing to the input clock, which makes it easy to cooperate with a delay locked loop. The circuit is fabricated in Chartered 0.18-μm CMOS process. The acceptable input clock frequency ranges from 400 MHz to 2 GHz. The correcting error is ±3.5% at 1 GHz or ±1% at 400 MHz.
Keywords :
CMOS integrated circuits; clocks; error correction; logic gates; CMOS process; SR latch; all digital wide range precharge logic gates; constant delay; correcting error; delay locked loop; delay unit; duty cycle corrector; duty cycle ranges; frequency 400 MHz to 2 GHz; input clock frequency; low delay time; output clock; temperature variations; Clocks; Delay; Delay lines; Latches; Logic gates; Strontium; All-digital; delay unit; duty cycle; duty cycle corrector (DCC); precharge;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2011.2111424