DocumentCode :
146965
Title :
Single mode quasi-cyclic LDPC decoder using modified belief propagation
Author :
Mankar, Monica V. ; Patil, Abhijit ; Asutkar, G.M.
Author_Institution :
Dept. of Electron. Eng., Rashtrasant Tukadoji Maharaj Nagpur Univ., Nagpur, India
fYear :
2014
fDate :
3-5 April 2014
Firstpage :
862
Lastpage :
866
Abstract :
Low Density Parity Check codes (LDPC) have shown good error correcting performance which enables efficient and reliable communication. A subclass of LDPC codes known as quasi-cyclic LDPC codes are used whose parity check matrices consists of circulant permutation matrices. QC-LDPC codes require less memory as compared to LDPC codes. This paper presents a low complexity quasi-cyclic low density parity check (QC-LDPC) decoder. QC-LDPC codes require less memory as compared to LDPC codes. Partially parallel, low complexity decoder architecture has been designed for single-mode decoding. This decoder is modeled in Verilog, synthesized and performed place and route for the design using Xilinx ISE 12.1.
Keywords :
codecs; cyclic codes; error correction codes; parity check codes; LDPC codes; QC-LDPC codes; QC-LDPC decoder; Verilog; Xilinx ISE 12.1; circulant permutation matrices; error correcting performance; low density parity check codes; modified belief propagation; parity check matrices; partially parallel low complexity decoder architecture; quasi-cyclic LDPC codes; quasi-cyclic low density parity check decoder; reliable communication; single mode quasi-cyclic LDPC decoder; single-mode decoding; Europe; Reliability; Belief propagation algorithm; LDPC codes; QC-LDPC; Single mode decoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Signal Processing (ICCSP), 2014 International Conference on
Conference_Location :
Melmaruvathur
Print_ISBN :
978-1-4799-3357-0
Type :
conf
DOI :
10.1109/ICCSP.2014.6949966
Filename :
6949966
Link To Document :
بازگشت