DocumentCode :
1469785
Title :
Optimum Design of Conversion Gain and Full Well Capacity in CMOS Image Sensor With Lateral Overflow Integration Capacitor
Author :
Akahane, Nana ; Adachi, Satoru ; Mizobuchi, Koichi ; Sugawa, Shigetoshi
Author_Institution :
Grad. Sch. of Eng., Tohoku Univ., Sendai, Japan
Volume :
56
Issue :
11
fYear :
2009
Firstpage :
2429
Lastpage :
2435
Abstract :
An optimum design theory to clarify a possible limit of achieving both high conversion gain (CG) and full well capacity (FWC) at the same time in a CMOS image sensor with a lateral overflow integration capacitor (LOFIC) in a pixel is discussed. The possible limit of both high CG and high FWC is theoretically derived from a signal-to-noise-ratio (SNR) formula at a switching point from a low light signal (S1) to a bright one (S2). Based on this theory, a 1/4-in VGA-format 5.6-mum-pixel-pitch CMOS image sensor has been fabricated through a 0.18-mum 2P3M CMOS technology. A high-quality wide-dynamic-range image sensing has been demonstrated with no significant visible noise, achieving over 32 dB of SNR for an 18% gray card.
Keywords :
CMOS image sensors; capacitors; CMOS image sensor; conversion gain; full well capacity; gray card; high-quality wide-dynamic-range image sensing; lateral overflow integration capacitor; signal-to-noise-ratio; switching point; CMOS image sensors; CMOS technology; Capacitors; Character generation; Image converters; Image sensors; Pixel; Signal to noise ratio; Switches; Switching circuits; CMOS image sensor; conversion gain (CG); full well capacity (FWC); signal-to-noise ratio (SNR);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2009.2030550
Filename :
5263013
Link To Document :
بازگشت