Title :
A 2.6 mW/Gbps 12.5 Gbps RX With 8-Tap Switched-Capacitor DFE in 32 nm CMOS
Author :
Toifl, Thomas ; Menolfi, Christian ; Ruegg, Michael ; Reutemann, Robert ; Dreps, Daniel ; Beukema, Troy ; Prati, Andrea ; Gardellini, Daniele ; Kossel, Marcel ; Buchmann, Peter ; Brändli, Matthias ; Francese, Pier Andrea ; Morf, Thomas
Author_Institution :
IBM Res. - Zurich, Ruschlikon, Switzerland
fDate :
4/1/2012 12:00:00 AM
Abstract :
A low-power receiver circuit in 32 nm SOI CMOS is presented, which is intended to be used in a source-synchronous link configuration. The design of the receiver was optimized for power owing to the assumption that a link protocol enables a periodic calibration during which the circuit does not have to deliver valid data. In addition, it is shown that the transceiver power and the effect of high-frequency transmit jitter can be reduced by implementing a linear equalizer only on the receive side and avoiding a transmit feed-forward equalizer (TX-FFE). On the circuit level, the receiver uses a switched-capacitor (SC) approach for the implementation of an 8-tap decision-feedback equalizer (DFE). The SC-DFE improves the timing margin relative to previous DFE implementations with current feedback, and leads to a digital-style circuit implementation with compact layout. The receiver was measured at data rates up to 13.5 Gb/s, where error free operation was verified with a PRBS-31 sequence and a channel with 32 dB attenuation at Nyquist. With the clock generation circuits amortized over eight lanes, the receiver circuit consumes 2.6 mW/Gbps from a 1.1 V supply while running at 12.5 Gb/s.
Keywords :
CMOS integrated circuits; decision feedback equalisers; integrated circuit layout; low-power electronics; 8-tap switched-capacitor DFE; PRBS-31 sequence; SOI CMOS; bit rate 12.5 Gbit/s; clock generation circuits; compact layout; current feedback; decision-feedback equalizer; digital-style circuit implementation; error free operation; high-frequency transmit jitter; linear equalizer; link protocol; low-power receiver circuit; periodic calibration; power owing; size 32 nm; source-synchronous link configuration; timing margin; transceiver power; transmit feedforward equalizer avoidance; voltage 1.1 V; Calibration; Clocks; Decision feedback equalizers; Jitter; Receivers; Switching circuits; CMOS; Capacitive DAC; I/O; RX; SC; SC-DFE; SOI; TX-FFE; common-mode uplift; continuous-time linear equalizer (CTLE); decision-feedback equalizer (DFE); integrating DFE; integrating amplifier; integrating summer; lane redundancy; link; low-power DFE; receiver; source-synchronous; switched-capacitor; switched-capacitor DFE; transceiver; transmit jitter amplification;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2012.2185342