Title :
The application of submicron lithography defect simulation to IC yield improvement
Author :
Milor, Linda S. ; Orth, Jonathan ; Steele, David ; Phan, Khoi ; Li, Xiaolei ; Strojwas, Andrzej J.
Author_Institution :
Adv. Micro Devices Inc., Sunnyvale, CA, USA
fDate :
2/1/1999 12:00:00 AM
Abstract :
Yield improvement efforts traditionally involve extensive experimental work aimed at diagnosis of defect sources. This paper proposes a methodology for supplementing such experimental work with defect simulation. In particular, it is shown that lithography defect simulation can provide insight into defect mechanisms that cause major distortions in photoresist profiles. The nature of the distorted patterns can assist us in yield improvement efforts, since by comparing simulation results with the observed photoresist profiles on wafers, defect sources may be identified. Several lithography defect diagnosis examples are presented to demonstrate the approach
Keywords :
VLSI; circuit simulation; integrated circuit yield; photoresists; semiconductor process modelling; IC yield improvement; defect mechanisms; defect simulation; defect sources; photoresist profiles; submicron lithography; Application specific integrated circuits; Circuit simulation; Contamination; Inspection; Integrated circuit manufacture; Integrated circuit modeling; Integrated circuit yield; Lithography; Resists; Surfaces;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on