DocumentCode
1471684
Title
Patterning sub-30-nm MOSFET gate with i-line lithography
Author
Asano, Kazuya ; Choi, Yang-Kyu ; King, Tsu-Jae ; Hu, Chenming
Author_Institution
NKK Corp., Kanagawa, Japan
Volume
48
Issue
5
fYear
2001
fDate
5/1/2001 12:00:00 AM
Firstpage
1004
Lastpage
1006
Abstract
We have investigated two process techniques: resist ashing and oxide hard mask trimming. A combination of ashing and trimming produces sub-30-nm MOSFET gates. These techniques require neither specific equipment nor materials. These can be used to fabricate experimental devices with line width beyond the limit of optical lithography or high-throughput e-beam lithography. They provide 25-nm gate patterns with i-line lithography and sub-30-nm pattern with e-beam lithography. A 40-nm gate channel length nMOSFET is demonstrated
Keywords
MOSFET; electron resists; masks; nanotechnology; photolithography; photoresists; 25 nm; 40 nm; MOSFET; e-beam lithography; i-line lithography; line width; nMOSFET; oxide hard mask trimming; resist ashing; sub-30-nm gate patterning; Chemicals; Etching; Lithography; MOSFET circuits; Optical devices; Optical materials; Oxygen; Plasma applications; Resists; Throughput;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/16.918251
Filename
918251
Link To Document