DocumentCode :
1472309
Title :
Efficient Block-Based Parameterized Timing Analysis Covering All Potentially Critical Paths
Author :
Heloue, Khaled R. ; Onaissi, Sari ; Najm, Farid N.
Author_Institution :
Technol. Group, AMD, Markham, ON, Canada
Volume :
31
Issue :
4
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
472
Lastpage :
484
Abstract :
In order for the results of timing analysis to be useful, they must provide insight and guidance on how the circuit may be improved so as to fix any reported timing problems. A limitation of many recent variability-aware timing analysis techniques is that, while they report delay distributions, or verify multiple corners, they do not provide the required guidance for re-design. We propose an efficient block-based parameterized timing analysis technique that can accurately capture circuit delay at every point in the parameter space, by reporting all paths that can become critical. Using an efficient pruning algorithm, only those potentially critical paths are carried forward, while all other paths are discarded during propagation. This allows one to examine local robustness to parameters in different regions of the parameter space, not by considering differential sensitivity at a point (that would be useless in this context) but by knowledge of the paths that can become critical at nearby points in parameter space. We give a formal definition of this problem and propose a technique for solving it, which improves on the state of the art, both in terms of theoretical computational complexity and in terms of runtime on various test circuits.
Keywords :
circuit testing; computational complexity; delays; block-based parameterized timing analysis technique; circuit delay; computational complexity; critical paths; delay distributions; parameter space; pruning algorithm; test circuits; variability-aware timing analysis techniques; Complexity theory; Computational geometry; Delay; Integrated circuit modeling; Logic gates; Runtime; Hyperplane; PVT variations; parameterized timing analysis; piece-wise planar (PWP); required arrival times;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2011.2175392
Filename :
6171052
Link To Document :
بازگشت