Title :
A new concept for ultra-low power and ultra-high clock rate circuits
Author :
Silver, Arnold H. ; Herr, Quentin P.
Author_Institution :
TRW Space & Technol. Group, Redondo Beach, CA, USA
fDate :
3/1/2001 12:00:00 AM
Abstract :
Compared with semiconductors, SFQ logic is very fast and dissipates extremely low power. But it does not approach the theoretical power dissipation associated with an SFQ switching event and single gate speed in complex circuits. For large circuits and systems, e.g., petaflops computing, we must reduce on-chip dissipation, achieve faster clocked logic operation, and increase gate density. CMOS logic dissipates the energy required to switch a transistor pair and dissipates no power between switching events. We describe a new SFQ circuit concept that mimics CMOS to achieve ultra-low power dissipation and ultra-high clock rates. This results in physically compact, self-clocked, complementary logic (SCCL), in which clock distribution is frequency-independent. The basic element in this logic family is a simple two-junction comparator. Using TRW´s 2 kA/cm2 Nb design rules, we simulated basic digital components: shift register, AND, OR, and NOT at 20 GHz. We present the simulated and measured performance
Keywords :
high-speed integrated circuits; low-power electronics; shift registers; superconducting logic circuits; 20 GHz; CMOS logic; Nb; Nb design rules; SFQ logic; frequency independent clock distribution; gate density; on-chip dissipation; petaflops computing; self-clocked complementary logic; shift register; superconductor digital circuits; two-junction comparator; ultra-high clock rate circuits; ultra-low power circuits; CMOS logic circuits; Circuits and systems; Clocks; Frequency; Logic circuits; Niobium; Power dissipation; Power semiconductor switches; Switching circuits; System-on-a-chip;
Journal_Title :
Applied Superconductivity, IEEE Transactions on