DocumentCode :
1477009
Title :
The memory/logic interface in FPGAs with large embedded memory arrays
Author :
Wilton, Steven J E ; Rose, Jonathan ; Vranesic, Zvonko G.
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ., Vancouver, BC, Canada
Volume :
7
Issue :
1
fYear :
1999
fDate :
3/1/1999 12:00:00 AM
Firstpage :
80
Lastpage :
91
Abstract :
As the capacities of field-programmable gate arrays (FPGAs) grow, they will be used to implement much larger circuits than ever before. These larger circuits often require significant amounts of storage. In order to address these storage requirements, FPGAs with large embedded memory arrays are now being developed by several vendors. One of the crucial components of an FPGA with on-chip memory is the routing structure between the memory arrays and logic resources. If this memory/logic interface is not flexible enough, many circuits will be unroutable, while if it is too flexible, it will be slower and consume more chip area than is necessary. In this paper, we show that an interconnect in which each memory pin can connect to between four and seven logic routing tracks is best in terms of both area and speed. We also show that by adding switches to support nets that connect multiple memory arrays, we can reduce the memory access time by up to 25% and improve the routability slightly.
Keywords :
cellular arrays; circuit layout CAD; embedded systems; field programmable gate arrays; logic CAD; network routing; reconfigurable architectures; FPGAs; chip area; large embedded memory arrays; logic resources; memory access time; memory/logic interface; multiple memory arrays; routing structure; routing tracks; storage requirements; Field programmable gate arrays; Flexible printed circuits; Integrated circuit interconnections; Logic arrays; Logic circuits; Logic design; Logic devices; Pins; Reconfigurable logic; Routing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.748203
Filename :
748203
Link To Document :
بازگشت