DocumentCode :
1477046
Title :
High performance low power array multiplier using temporal tiling
Author :
Mahant-Shetti, Shivaling S. ; Balsara, Poras T. ; Lemonds, Carl
Author_Institution :
DSPS R&D Center, Texas Instrum. Inc., Dallas, TX, USA
Volume :
7
Issue :
1
fYear :
1999
fDate :
3/1/1999 12:00:00 AM
Firstpage :
121
Lastpage :
124
Abstract :
Digital multipliers are a major source power dissipation in digital signal processors. Array architecture is a popular technique to implement these multipliers due to its regular compact structure. High power dissipation in these structures is mainly due to the switching of a large number of gates during multiplication. In addition, much power is also dissipated due to a large number of spurious transitions on internal nodes. Timing analysis of a full adder, which is a basic building block in array multipliers, has resulted in a different array connection pattern that reduces power dissipation due to the spurious transition activity. Furthermore, this connection pattern also improves the multiplier throughput. This array pattern is based on creating a compact tiled structure, wherein the shape of a tile represents the delay through that tile. That is, a compact structure created using these tiles is nothing but a structure with high throughput. Such a temporal tiling technique can also be applied to other digital circuits. Based on our simulation studies, a temporally tiled array multiplier achieves 50% and 35% improvements in delay and power dissipation compared to a conventional array multiplier. Improvement in delay can be traded for power using voltage reduction techniques.
Keywords :
digital arithmetic; digital signal processing chips; logic arrays; low-power electronics; multiplying circuits; timing; digital multiplier; digital signal processor; low power array multiplier; power dissipation; temporal tiling; timing analysis; Adders; Delay; Digital circuits; Digital signal processors; Pattern analysis; Power dissipation; Shape; Throughput; Tiles; Timing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.748208
Filename :
748208
Link To Document :
بازگشت