DocumentCode :
1478690
Title :
A SAT Based Test Generation Method for Delay Fault Testing of Macro Based Circuits
Author :
Mele, Santino ; Favalli, Michele
Author_Institution :
Univ. of Ferrara, Ferrara, Italy
Volume :
30
Issue :
4
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
631
Lastpage :
635
Abstract :
This letter addresses the problem of delay fault test generation in circuits using macros whose implementation is not known. The proposed approach uses a new signal representation that allows us to evaluate any kind of sensitization conditions (robust, non-robust, and functional) by means of Boolean differential calculus. Such an approach makes use of binary decision diagrams to support the computation of sensitization conditions for each macro along a path and of Boolean satisfiability to justify such conditions at primary inputs. Results are shown for a set of benchmarks.
Keywords :
Boolean functions; binary decision diagrams; circuit testing; combinational circuits; differentiation; Boolean differential calculus; SAT; delay fault testing; macro based circuit; sensitization condition; signal representation; test generation method; Boolean functions; Circuit faults; Data structures; Delay; Hazards; Logic gates; Robustness; Binary decision diagrams; Boolean satisfiability; delay faults; macro based circuits; test generation;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2093290
Filename :
5737848
Link To Document :
بازگشت