DocumentCode :
1478717
Title :
Transient Analysis of CMOS-Gate-Driven RLGC Interconnects Based on FDTD
Author :
Li, Xiao-Chun ; Mao, Jun-Fa ; Swaminathan, Madhavan
Author_Institution :
Dept. of Electron. Eng., Shanghai JiaoTong Univ., Shanghai, China
Volume :
30
Issue :
4
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
574
Lastpage :
583
Abstract :
As the feature size of integrated circuits shrinking in deep submicron technologies, time delay, and crosstalk noise of complementary metal-oxide-semiconductor (CMOS)-gate-driven interconnects become critical issues. Traditionally, CMOS driver is simplified as a linear circuit in which a constant resistance is used to approximate the nonlinear and time-varying MOS resistance, which is inaccurate for signal integrity analysis in high-speed interconnect systems. This paper proposes a finite-difference time-domain (FDTD)-based method for transient analysis of lossy transmission lines in the presence of the nonlinear behavior of CMOS gates. The conventional FDTD with second-order accuracy is used for interconnect analysis and the parameters with frequency-dependent losses are also included. The nonlinear behavior of CMOS gates is represented by alpha-power law model, with the drain current described by piecewise linear function of the drain voltage and discretized in time domain for the FDTD implementation. Explicit forms of the boundary conditions are derived from the implicit interface equations and hence the stability is strictly constrained by Courant condition. Experimental results show that the proposed method has good accuracy and high efficiency with respect to HSPICE. Therefore, it is useful for accurate prediction of time delay and crosstalk noise in high-speed interconnect systems.
Keywords :
CMOS analogue integrated circuits; SPICE; delay circuits; finite difference time-domain analysis; integrated circuit interconnections; piecewise linear techniques; transient analysis; CMOS gate; Courant condition; HSPICE; alpha-power law model; complementary metal-oxide-semiconductor-gate-driven RLGC interconnect; constant resistance; crosstalk noise; deep submicron technology; discrete time domain; drain current; drain voltage; finite-difference time-domain-based method; frequency-dependent loss; high-speed interconnect system; implicit interface equation; linear circuit; lossy transmission line; nonlinear MOS resistance; piecewise linear function; signal integrity analysis; time delay; time-varying MOS resistance; transient analysis; CMOS integrated circuits; Finite difference methods; Integrated circuit interconnections; Logic gates; Power transmission lines; Semiconductor device modeling; Time domain analysis; Complementary metal-oxide-semiconductor (CMOS); device models; interconnect; multiconductor transmission lines; noise analysis; signal integrity; timing analysis;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2095650
Filename :
5737852
Link To Document :
بازگشت